iMX6 Rex

Variant: Variant name not interpreted

28/04/2013 V1I1

# PRELIMINARY

| Page | Index                   | Page | Index                | Page | Index | Page | Index |
|------|-------------------------|------|----------------------|------|-------|------|-------|
| 1    | COVER PAGE              | 11   | CPU - POWER          | 21   |       | 31   |       |
| 2    | BLOCK DIAGRAM           | 12   | CPU - UNUSED         | 22   |       | 32   |       |
| 3    | CONNECTORS              | 13   | ETHERNET PHY         | 23   |       | 33   |       |
| 4    | CPU - DDR3, DDR3        | 14   | FLASH, LED           | 24   |       | 34   |       |
| 5    | CPU - SATA, PCIe        | 15   | PWR 3V3, 1V375       | 25   |       | 35   |       |
| 6    | CPU - HDMI, LVDS        | 16   | PWR 2V5, 1V5         | 26   |       | 36   |       |
| 7    | CPU - USB, ETHERNET     | 17   | MECH                 | 27   |       | 37   |       |
| 8    | CPU - SPI, I2C, SD, MMC | 18   | POWER SEQUENCING     | 28   |       | 38   |       |
| 9    | CPU - UART, AUDIO       | 19   | DOC REVISION HISTORY | 29   |       | 39   |       |
| 10   | CPU - JTAG, CONTROL     | 20   |                      | 30   |       | 40   |       |

#### **DESIGN CONSIDERATIONS**

DESIGN NOTE: Example text for informational design notes .

DESIGN NOTE: Example text for cautionary design notes. DESIGN NOTE: Example text for critical

LAYOUT NOTE: Example text for critical layout guidelines.

| (c) 2013 FEDEVEL www.fedevel.com        |            | CONFIDENTAL. Do not distribute. |                   |  |  |
|-----------------------------------------|------------|---------------------------------|-------------------|--|--|
| Title:                                  | iMX6 Rex   | Variant:<br>Variant name not    | interpreted       |  |  |
| Page Contents: [01] - COVER PAGE.SchDoc |            | Checked by                      |                   |  |  |
| Size:                                   | DWG NO     |                                 | Revision:<br>V1I1 |  |  |
| Date:                                   | 28/04/2013 | Sheet 1                         | of 20             |  |  |

3 4 5 6



## **CONNECTORS**

#### **BOARD TO BOARD CONNECTORS**





 
 (c) 2013 FEDEVEL www.fedevel.com
 CONFIDENTAL. Do not distribute.

 Title:
 iMX6 Rex
 Variant: Variant name not interpreted

 Page Contents:
 [03] - CONNECTORS.SchDoc
 Checked by

 Size:
 DWG NO
 Revision: V111

 Date:
 28/04/2013
 Sheet 3 of 20

5

6

7

8

## CPU - DDR3, DDR3 Clock terminators: Place at end of route at each DDR pai R7\_\_\_\_\_10k AA17, AA18, AA18, AA18, AA19, DESIGN NOTE: MM C which bypass +1V5\_DDR and gnd selected for 6V3 max IOTE: resistor RX3 is added to trace SDCKE0 in Rev B4 by soldering to an exi DESIGN NOTE: Using bit swapping for DATA bus to allow easy pcb routing. [04] - CPU - DDR3, DDR3.SchDoc Sheet 4 of 20

## CPU - SATA, PCIe



#### **SATA**



(c) 2013 FEDEVEL www.fedevel.com CONFIDENTAL. Do not distribute [05] - CPU - PCIE, SATA.SchDoc

## CPU - HDMI, LVDS





Sheet 6 of 20

## CPU - USB, ETHERNET

#### **ETHERNET**



#### **USB**



CONFIDENTAL. Do not distribute Page Contents: [07] - CPU - USB, ETHERNET.SchDoc iMX62R/04/2013 Sheet 7 of 20

## CPU - SPI, I2C, SD, MMC

#### **SD-CARD**



#### SPI FLASH, I2C



#### **MMC-CARD**



MCIMX6Q5EYM10AC

 (c) 2013 FEDEVEL www.fedevel.com
 CONFIDENTAL. Do not distribute.

 Title:
 iMX6 Rex
 Variant: Variant name not interpreted

 Page Contents:
 [08] - CPU - SPI, I2C, SD, MMC.SchDoc
 Checked by

 Size:
 DWG NO
 VIII

 Date:
 28/04/2013
 Sheet 8 of 20

## CPU - UART, AUDIO

#### **UART**









#### **CPU - UNUSED PINS**



 

 CEIM\_LBA>/IPUI\_DII\_PIN17/ECSP12\_SS1/GPI02\_I027/SRC\_BOOT\_CFG26/EPDC\_DATA04
 4EIM\_OB>/IPUI\_DII\_PIN07/ECSP12\_MISO/GPI02\_I025/EPDC\_PWR\_IRQ
 4EIM\_CB2/IPUI\_DII\_PIN08/ECSP12\_SS0/GPI02\_I026/SRC\_BOOT\_CFG29/EPDC\_DATA07
 4E22
 EIM\_LBA
 4E24
 EIM\_CB2
 <t | CEIM\_ADDR16>/IPUI\_DISP\_CLK/IPUI\_CSII\_PIXCLK/GPI02\_1022/SRC\_BOOT\_CFGG16/EPDC\_DATA00 | CEIM\_ADDR15>/IPUI\_DISP\_DATA12/IPUI\_CSII\_DATA12/GPI02\_1022/SRC\_BOOT\_CFGG16/EPDC\_DATA00 | CEIM\_ADDR15>/IPUI\_DISP\_DATA12/IPUI\_CSII\_DATA12/GPI02\_1021/SRC\_BOOT\_CFGG17/EPDC\_PWR\_CTR1.0 | CEIM\_ADDR19>/IPUI\_DISP\_DATA13/IPUI\_CSII\_DATA13/GPI02\_1020/SRC\_BOOT\_CFG18/EPDC\_PWR\_CTR1.0 | CEIM\_ADDR19>/IPUI\_DISP\_DATA14/IPUI\_CSII\_DATA14/GPI02\_1021/SRC\_BOOT\_CFG20/EPDC\_PWR\_CTR1.0 | CEIM\_ADDR20>/IPUI\_DISP\_DATA16/IPUI\_CSII\_DATA16/GPI02\_1018/SRC\_BOOT\_CFG20/EPDC\_PWR\_CTR1.0 | CEIM\_ADDR20>/IPUI\_DISP\_DATA16/IPUI\_CSII\_DATA16/GPI02\_1017/SRC\_BOOT\_CFG20/EPDC\_PWR\_CTR1.0 | CEIM\_ADDR20>/IPUI\_DISP\_DATA16/IPUI\_CSII\_DATA16/GPI02\_1017/SRC\_BOOT\_CFG20/EPDC\_GPUS\_CTR1.0 | CEIM\_ADDR20>/IPUI\_DISP\_DATA16/IPUI\_CSII\_DATA16/GPI02\_1016/SRC\_BOOT\_CFG20/EPDC\_GDSP | CEIM\_ADDR20>/IPUI\_DISP\_DATA16/IPUI\_CSII\_DATA18/IPUI\_SISSG3/GPI06\_1006/SRC\_BOOT\_CFG23/EPDC\_GDSP | CEIM\_ADDR20>/IPUI\_DISP\_DATA16/IPUI\_CSII\_DATA18/IPUI\_SISSG3/GPI06\_1006/SRC\_BOOT\_CFG23/EPDC\_GDSP | CEIM\_ADDR20>/IPUI\_DISP\_DATA16/IPUI\_CSII\_DATA19/IPUI\_SISG3/GPI06\_1006/SRC\_BOOT\_CFG23/EPDC\_GDSP | CEIM\_ADDR20>/IPUI\_DISP\_DATA19/IPUI\_CSII\_DATA19/IPUI\_SISG3/GPI06\_1006/SRC\_BOOT\_CFG23/EPDC\_GDR.0 | CEIM\_ADDR20>/IPUI\_DISP\_DATA19/IPUI\_CSII\_DATA19/IPUI\_SISG3/GPI06\_1006/SRC\_BO <EIM\_ADDR25>/ECSPI4\_SSI/ECSPI2\_RDY/IPU1\_DI1\_PIN12/IPU1\_DI0\_DI\_CS/GPI05\_IO02/HDMI\_TX\_CEC\_LINE/EPDC\_DATA15/EIM\_ACLK\_FREERUN EIM\_DATA26/IPUI\_DII\_PIN11/IPUI\_CSI0\_DATA01/IPUI\_CSI1\_DATA14/UART2\_TX\_DATA/<GPIO3\_1026>/IPUI\_SISG2/IPUI\_DISPI\_DATA22/EPDC\_SDOED
EIM\_DATA27/IPUI\_DII\_PIN13/IPUI\_CSI0\_DATA00/IPUI\_CSII\_DATA13/UART2\_RX\_DATA/<GPIO3\_1028>/IPUI\_SISG3/IPUI\_DISPI\_DATA23/EPDC\_SDOED
EIM\_DATA28/IPUI\_CSI0\_DATA00/IPUI\_CSII\_DATA121/UART2\_RX\_DATA/<GPIO3\_1028>/IPUI\_EXT\_RIGE/IPUI\_DISPI\_DATA23/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRISPIA/EPDC\_PWR\_CTRI EIM\_DATA31/IPU1\_DISP1\_DATA20/IPU1\_DI0\_PIN12/IPU1\_CSI0\_DATA02/UART3\_RTS\_B/<GPIO3\_IO31>/USB\_H1\_PWR/EPDC\_SDCLK\_P/EIM\_ACLK\_FREERUN EIM\_EB2/ECSPI1\_SS0/IPU1\_CSI1\_DATA19/HDMI\_TX\_DDC\_SCL/<GPIO2\_IO30>/12C2\_SCL/SRC\_BOOT\_CFG30/EPDC\_DATA05 <EIM\_BCLK> / IPU1\_D11\_PIN16 / GPI06\_IO31 / EPDC\_SDCE9
<EIM\_WAIT> / EIM\_DTACK\_B / GPI05\_IO00 / SRC\_BOOT\_CFG25 <EIM\_AD00>/IPU1\_DISP1\_DATA09/IPU1\_CSI1\_DATA09/GPIO3\_IO00/SRC\_BOOT\_CFG00/EPDC\_SDCLK\_N | EIM\_ADIO> / PU\_I DISP\_ DATA09 / IPU\_CSI\_ DATA09 / GPIO3\_1000 / SRC\_BOOT\_CFG00 / EPDC\_SDCLK\_N | CEM\_ADIO> / EIM\_DADIO / EIM\_DADIO / IPU\_I DISP\_ DATA08 / IPU\_I CSI\_ DATA09 / GPIO3\_1000 / SRC\_BOOT\_CFG00 / EPDC\_SDCLK\_N | CEM\_ADIO> / EIM\_DADIO / IPU\_I DISP\_ DATA07 / IPU\_CSI\_ DATA07 / GPIO3\_1002 / SRC\_BOOT\_CFG02 / EPDC\_BDR0 | CEM\_ADIO> / IPU\_I DISP\_ DATA07 / IPU\_I CSI\_ DATA07 / GPIO3\_1002 / SRC\_BOOT\_CFG02 / EPDC\_BDR0 | CEM\_ADIO> / IPU\_I DISP\_ DATA05 / IPU\_I CSI\_ DATA05 / GPIO3\_1004 / SRC\_BOOT\_CFG03 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA05 / IPU\_I CSI\_ DATA05 / GPIO3\_1004 / SRC\_BOOT\_CFG03 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA05 / IPU\_I CSI\_ DATA05 / GPIO3\_1004 / SRC\_BOOT\_CFG05 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA05 / IPU\_I CSI\_ DATA05 / GPIO3\_1006 / SRC\_BOOT\_CFG05 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA05 / IPU\_I CSI\_ DATA05 / GPIO3\_1006 / SRC\_BOOT\_CFG05 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA05 / IPU\_I CSI\_ DATA05 / GPIO3\_1006 / SRC\_BOOT\_CFG05 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA05 / IPU\_I CSI\_ DATA06 / GPIO3\_1006 / SRC\_BOOT\_CFG05 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA06 / IPU\_I CSI\_ DATA06 / GPIO3\_1006 / SRC\_BOOT\_CFG06 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA06 / IPU\_I CSI\_ DATA06 / GPIO3\_1006 / SRC\_BOOT\_CFG06 / EPDC\_SDCED | CEM\_ADIO> / IPU\_I DISP\_ DATA06 / IPU\_I CSI\_ DATA06 / GPIO3\_1006 / SRC\_BOOT\_CFG06 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / IPU\_I CSI\_ JESTNC / GPIO3\_1016 / SRC\_BOOT\_CFG06 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / IPU\_I CSI\_ JESTNC / GPIO3\_1016 / SRC\_BOOT\_CFG06 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / IPU\_I DISP\_ DATA06 / GPIO3\_1016 / SRC\_BOOT\_CFG16 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / IPU\_I DISP\_ DATA06 / GPIO3\_1016 / SRC\_BOOT\_CFG16 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / GPIO3\_1016 / SRC\_BOOT\_CFG16 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / GPIO3\_1016 / SRC\_BOOT\_CFG16 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / GPIO3\_1016 / SRC\_BOOT\_CFG16 / EPDC\_DATA06 / CEM\_ADIO> / IPU\_I DISP\_ DATA06 / GPIO3\_1016 / MCIMX6O5EYM10A

> (c) 2013 FEDEVEL www.fedevel.com CONFIDENTAL. Do not distribut iMX6 Rex [12] - CPU - UNUSED.SchDoc Checked by 28/04/2013 Sheet 12 of 20

### ETHERNET PHY







(c) 2013 FEDEVEL www.fedevel.com

Title: iMX6 Rex
Page Contents: [13] - ETHERNET PHY.SchDoc

CONFIDENTAL. Do not distribute

Sheet 13 of 20

Checked by

## SPI FLASH, LED

#### SPI NOR FLASH



#### **POWER LED**

#### USER DEFINED LED





| (c) 2013 FI    | EDEVEL www.fedevel.com   | CONFIDENTAL. Do not distribu                           |                   |  |  |
|----------------|--------------------------|--------------------------------------------------------|-------------------|--|--|
| Title:         | iMX6 Rex                 | Variant:<br>Variant name not interpreted<br>Checked by |                   |  |  |
| Page Contents: | [14] - FLASH, LED.SchDoc |                                                        |                   |  |  |
| Size:          | DWG NO                   |                                                        | Revision:<br>V1I1 |  |  |
| Date:          | 28/04/2013               | Sheet 14 of                                            | 20                |  |  |







## **CPU - POWER SEQUENCING**





| (c) 2013 FI    | (c) 2013 FEDEVEL www.fedevel.com |                         | CONFIDENTAL. Do not distribute.          |                   |  |  |
|----------------|----------------------------------|-------------------------|------------------------------------------|-------------------|--|--|
| Title:         | iMX6 Rex                         | Variant:<br>Variant nan | Variant:<br>Variant name not interpreted |                   |  |  |
| Page Contents: | [18] - POWER SEQUE               | NCING.SchDoc            | oc Checked by                            |                   |  |  |
| Size:          | DWG NO                           |                         |                                          | Revision:<br>V1I1 |  |  |
| Date:          | 28/04/2013                       | Sheet                   | 18 of                                    | 20                |  |  |



